We know you will be pleased that MOS TECHNOLOGY, INC. and Motorola have settled their suit and countersuit and have signed a patent cross license covering both company's microcomputer lines. We really appreciated your expressions of support during the past few months. As part of the overall settlement, MOS TECHNOLOGY, INC. has agreed to withdraw the MCS6501 from the marketplace - thus ending any sensitivity about compatibility. Now that we're at peace, here's some good news for everyone on our mailing list—we are introducing five new microprocessors in June and three new I/O products later in the summer. The MCS6506 is a 28 lead microprocessor with both Ø1 (OUT) and Ø2 (OUT) made available and with on-the-chip clock. The MCS6512, MCS6513, MCS6514, and MCS6515 are the counterparts, functionally, to the MCS6502, MCS6503, MCS6504 and MCS6505 with the difference being a two phase clock input on the new products. This line of new microprocessors is especially suited to multi-processor systems where maximum control of timing relationships is of paramount importance as well as utilization of memory sharing wherever possible to save on system costs. Included in this newsletter are pinout diagrams of the entire current microprocessor family (all nine microprocessors) which are all software compatible and will be available in maximum frequencies of 1MHz and 2MHz. The new devices will be available for sampling in June at the same low prices you have come to expect from MOS TECHNOLOGY, INC. The 1-99 pricing will be \$20.00 for the 40 lead MCS6512 and 28 lead MCS6506 with on-board clock, and \$18.00 for the 28 lead MCS6513, MCS6514 and MCS6515. New I/O products due for introduction in the next few months will include the MCS6520, MCS6522 and MCS6532. The MCS6520 is a direct replacement for the MC6820, Motorola's "Peripheral Interface Adapter". As such, it will contain the same powerful features (data direction registers, control register, dual eight bit peripheral ports, handshake capability, etc.) as the popular "PIA". We would like to point out that this chip was designed by our second source, Synertek, in Santa Clara - the relationship between the two companies is indeed one characterized by efficiency, mutual support, and above all productivity. The MCS6522 will contain essentially the same basic features of the MCS6520 and in addition will include latching on the peripheral data ports, a register for serial capability, and two programmable interval timers. Termed the "Versatile Interface Adapter" or "VIA", this product will find use in nearly all microcomputer systems requiring special timing functions and/or serial stream data flow. The MCS6532 is similar to our MCS6530 "Combo" chip except we have deleted the ROM but doubled the RAM size to $128 \times 8$ . The chip continues to have essentially the same 1/0 and Timer features with 16 bi-directional peripheral data pins and a programmable interval timer. The chip is designed for those applications where more RAM than the 64 bytes of the MCS6530 is needed - hence the increase to 128 bytes of RAM. Exclusion of the $1024 \times 8$ ROM allows the user to go to larger off board ROM or PROM for program storage. More details on all of our new products will follow in our next newsletter, with data sheets on the new I/O products available with the samples this summer. Until then, thanks for your support and interest in the broadest microprocessor family in the industry. | MCS6506 NESS - 28 - 02(0UT) Vss - 2 27 - 00(1N) Vss - 2 27 - 00(1N) Vsc - 5 24 - 0B1 AB0 - 6 23 - 0B2 AB1 - 7 22 - 0B3 AB2 - 8 21 - 0B4 AB3 - 9 20 - 0B5 AB4 - 10 19 - 0B6 AB5 - 11 18 - 0B7 AB6 - 12 17 - AB11 AB7 - 13 16 - AB10 AB8 - 14 15 - AB9 | Vss 1 28 RES<br>RDY 2 27 62<br>Ø1 3 26 R/W<br>IRQ 4 25 DBO<br>Vcc 5 24 DBI<br>ABO 6 23 DB2<br>ABI 7 22 DB3<br>AB2 8 21 DB4<br>AB3 9 20 DB5<br>AB4 10 19 DB6<br>AB5 11 R DB7<br>AB6 12 17 AB11<br>AB7 13 16 AB10<br>AB8 14 15 AB9 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES - 1 28 - 02(0UT)<br>Vss - 2 27 - 00(1N)<br>RDY - 3 26 - R/W<br>IRQ - 4 25 - DBO<br>Vcc - 5 24 - DBI<br>ABO - 6 23 - DB2<br>ABI - 7 22 - DB3<br>AB2 - 8 21 - DB4<br>AB3 - 9 20 - DB5<br>AB4 - 10 19 - DB6<br>AB5 - 11 18 - DB7<br>AB6 - 12 17 - AB11<br>AB7 - 13 16 - AB10<br>AB8 - 14 15 - AB9 | Vss - 28 - RES<br> 01 2 27 - 02<br> 1RQ - 3 26 - R/W<br> Vcc - 4 25 - DB0<br> AB0 - 5 24 - DB1<br> AB1 - 6 23 - DB2<br> AB2 - 7 22 - DB3<br> AB3 - 8 21 - DB4<br> AB5 - 10 19 - DB6<br> AB5 - 10 19 - DB6<br> AB6 - 11 18 - DB7<br> AB7 - 12 17 - AB12<br> AB9 - 14 15 - AB10 | | RES 1 28 02(0UT) Vss 2 27 00(IN) IRQ 3 26 R/W Vcc 4 25 DB0 AB0 5 24 DB1 AB1 6 23 DB2 AB2 7 22 DB3 AB3 8 21 DB4 AB4 9 20 DB5 AB5 10 19 DB6 AB6 11 18 DB7 AB7 12 17 AB12 AB8 13 16 AB11 AB9 14 15 AB10 | Vss — 1 28 RES<br>Ø1 — 2 27 — 02<br>IRQ — 3 26 — R/W<br>NMI — 4 25 — DBO<br>Vcc — 5 24 — DBI<br>ABO — 6 23 — DB2<br>ABI — 7 22 — DB3<br>AB2 — 8 21 — DB4<br>AB3 — 9 20 — DB5<br>AB4 — 10 19 — DB6<br>AB5 — 11 18 — DB7<br>AB6 — 12 17 — AB11<br>AB7 — 13 16 — AB9 | | RES - 1 28 - Ø2(OUT)<br>Vss - 2 27 - Ø0(IN)<br>IRQ - 3 26 - R/W<br>NMI - 4 25 - DB0<br>Vcc - 5 24 - DB1<br>AB0 - 6 23 - DB2<br>AB1 - 7 22 - DB3<br>AB2 - 8 21 - DB4<br>AB3 - 9 20 - DB5<br>AB4 - 10 19 - DB6<br>AB5 - 11 18 - DB7<br>AB6 - 12 17 - AB11<br>AB7 - 13 16 - AB10<br>AB8 - 14 15 - AB9 | Vss - 40 - RES<br>RDY - 2 39 - 02(0UT)<br>01 3 38 - S.O.<br>IRQ - 4 37 - 02<br>Vss - 5 36 - DBE<br>NMI - 6 35 - N.C.<br>SYNC - 7 34 - R/W<br>Vcc - 8 33 - DBO<br>ABO - 9 32 - DB1<br>AB1 - 10 31 - DB2<br>AB2 - 1 30 - DB3<br>AB3 - 2 29 - DB4<br>AB5 - 4 27 - DB6<br>AB5 - 4 27 - DB6<br>AB6 - 5 26 - DB7<br>AB 6 25 - AB - B - B - B - B - B - B - B - B - | | Vss - 40 RES<br>RDY - 2 39 62(0UT)<br>IRQ - 4 37 60(IN)<br>N.C 5 36 N.C.<br>NMI - 6 35 N.C.<br>SYNC - 7 34 R/W<br>Vcc - 8 33 - DB0<br>AB0 - 9 32 - DB1<br>AB1 - 10 31 - DB2<br>AB2 - 1 30 - DB3<br>AB3 - 2 29 - DB4<br>AB4 - 3 28 - DB5<br>AB5 - 4 27 - DB6<br>AB6 - 5 26 - DB7<br>AB6 - 5 26 - DB7<br>AB7 - 6 25 - AB15<br>AB8 - 7 24 AB14<br>AB9 - 8 23 - AB13<br>AB1 - 20 21 - Vss | MCS6500 MICROPROCESSOR FAMILY *9 MICRO'S *UP TO 2MHz COMPATIBLE CLOCK RATE | This configuration allows two microprocessors to share memory and $1/0\ by$ accessing memory during opposite phases of the system clock. MULTIPLE PROCESSORS DRIVEN FROM EXTERNAL CLOCK MULTIPLE PROCESSOR SYSTEMS DRIVEN BY ON-CHIP CLOCK ## MICROCOMPUTERS MOSTECHNOLOGY, INC. VALLEY FORGE CORPORATE CENTER (215) 666-7950 950 RITTENHOUSE ROAD, NORRISTOWN, PA. 19401 BULK RATE Permit No. 925 Norristown,Pa. 19401